| Name: _Muhammad Hashim Butt | EE-272L Digital Systems Design |
|-----------------------------|--------------------------------|
| Reg. No.:2023-EE-27         | Marks Obtained:                |

#### Lab Manual

# **DSD Lab Manual Evaluation Rubrics**

| Assessment                     | Total<br>Marks | Marks<br>Obtained | 0-30%                                                                                                      | 30-60%                                                                                                     | 70-100%                                                                                              |
|--------------------------------|----------------|-------------------|------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|
| Code<br>Organization<br>(CLO1) | 3              |                   | No Proper<br>Indentation and<br>descriptive<br>naming, no code<br>organization.                            | Proper<br>Indentation or<br>descriptive<br>naming or code<br>organization.                                 | Proper<br>Indentation and<br>descriptive<br>naming, code<br>organization.                            |
|                                |                |                   | Zero to Some<br>understanding but<br>not working                                                           | Mild to Complete<br>understanding but<br>not working                                                       | Complete<br>understanding,<br>and proper<br>working                                                  |
| Simulation (CLO2)              | 5              |                   | Simulation not<br>done or incorrect,<br>without any<br>understanding of<br>waveforms                       | Working simulation with errors, don't cares's(x) and high impedance(z), partial understanding of waveforms | Working<br>simulation<br>without any<br>errors, etc and<br>complete<br>understanding of<br>waveforms |
| FPGA<br>(CLO2)                 | 2              |                   | Not implemented<br>on FPGA and<br>questions related<br>to synthesis and<br>implementation<br>not answered. | Correctly Implemented on FPGA or questions related to synthesis and implementation answered.               | Correctly Implemented on FPGA and questions related to synthesis and implementation answered.        |

## **Experiment 1:**

Task 1: Apply 5V at terminal A, what is the voltage at terminal B? Does the LED glow?

Answer: No, the Led does not glow.



Task 2: Apply 0V at terminal A, what is the voltage at terminal B? Does the LED glow?

Answer: Yes, the Led does glow.



Task 3: At 1kHz and 5Vp

**Answer**: When moving towards higher voltage, the propagation delay is noted to be around **4.488µs**. When moving in the opposite direction (Higher to Lower) propagation delay is **4.400µs**.



Overall graph: 1kHz



Fall: 1kHz Rise: 1kHz

## Task 4: At 100kHz, 5Vp

**Answer**: When moving towards higher voltage, the propagation delay is noted to be around **3.600µs**. When moving in the opposite direction (Higher to Lower) propagation delay is **2.500µs**.



Fall: 100kHz Rise: 100kHz

#### Task 5:

As frequency increases, the transistor's performance is affected by parasitic capacitances, reducing gain and slowing switching speed. At lower frequencies, it operates normally, but at higher frequencies, capacitance effects cause delays.